A 9.35-ENOB, 14.8 fJ/conv.-step Fully-Passive Noise-Shaping SAR ADC

Zhijie Chen, Masaya Miyahara, and Akira Matsuzawa

Tokyo Institute of Technology, 2-12-1-S3-27, Ookayama, Meguro-ku, Tokyo 152-8552, Japan
Tel, Fax: +81-3-5734-3764, E-mail: chen@ssc.pe.titech.ac.jp

Abstract

This paper presents an opamp-free solution to implement noise shaping in a successive approximation register analog-to-digital converter. The comparator noise, incomplete settling error of digital-to-analog converter and mismatch are alleviated. Designed in a 65 nm CMOS technology, the prototype realizes 58 dB SNDR at 50 MS/s sampling frequency. It consumes 120.7 μW from a 0.8 V supply and achieves a FoM of 14.8 fJ per conversion step.

Keywords: Charge redistribution, noise shaping, SAR ADC

Introduction

Charge-redistribution successive approximation register (SAR) analog-to-digital converter (ADC) is a popular architecture for ADCs with moderate resolution and bandwidth [1]. The comparator noise and settling error from C-DACs limit the performance of a SAR ADC [2]. To solve these issues, [1] proposes noise shaping technique by using FIR filter and IIR filter, as shown in Fig. 1. Two capacitor banks based FIR filter is used to sample the residue voltages. Operational amplifier (opamp) based IIR filter acts as an active integrator to realize noise shaping function. However, the FIR filter not only introduces extra noise but also increases the ADC’s area. In addition, opamp based integrator is hard to scale and its design becomes difficult with technology and supply voltage scaling.

This paper proposes fully passive noise shaping (FPNS) to solve the issues of comparator noise, digital-to-analog converter (DAC) mismatch and settling error. This passive implementation has high power efficiency. The proposed design maintains the basic operation and architecture of a traditional SAR ADC, which is based on charge redistribution and consists largely of digital circuits. Therefore, this architecture is robust to low voltage operation and deeply scaled CMOS technologies.

Proposed FPNS-SAR ADC Architecture

Fig. 2 demonstrates the proposed architecture. After the conversion of a charge-redistribution SAR ADC, the residue voltage $E$ on the top-plate of the DAC has all the ADC error information, including quantization noise, comparator noise, DAC mismatch and settling error. The prototype stores residue voltage in the DAC and then feeds the residue back to the input of the SAR ADC. After combining the charge of input and residue together, a new conversion begins. As the equations shown in Fig. 2, this technique can realize 1st order noise shaping. That means 1st order noise shaping has attenuation effect to all ADC errors. As illustrated in Fig. 3 (a) and (b), the traditional SAR ADC architecture suffers from comparator noise, DAC mismatch and settling error effect. The proposed FPNS-SAR suppresses such non-ideal effect by noise shaping.

Circuit Implementation

In Fig. 4 (a)-(e), it explains the detail circuit operation sequence and shows how to realize 1st order noise shaping using charge redistribution. A differential scheme is implemented and a single-ended schematic is shown for simplicity.

The most important step is to obtain the entire residue voltage and then feed the residue back to the input of the SAR ADC before the next conversion begins. $C_2$ and $C_3$ are used to obtain the residue. As shown in Fig. 4, there are two positive inputs in the comparator. $C_1$ and $C_2$ are connected to one of the positive inputs while $C_3$ is connected to the other one. After a conversion (cycle $N$), the residue $E$ is left on the top-plate of C-DAC ($C_1$ and $C_2$). The top-plate of $C_2$ is used to keep half of the residue voltage, where $V_{top}(N-1)=-E(N-1)/2$. In order to compensate for the loss of half of the residue on $C_2$, $C_3$ is introduced to the architecture. $C_3$ obtains half of the top-plate voltage $(V_{top}(N-1)/2)$ from $C_1$ due to charge sharing. After the next cycle (cycle $N$) finishes sampling and before the conversion begins, the input and the half residue on the top-plate of $C_2$ are combined together. Then, the positive inputs of comparator become $V_{in}(N)/2+V_{top}(N-1)/2+E_{DAC}$. As the equations in Fig. 4 (e) explain, the $V_{DAC}(N)$, which represents digital output of SAR ADC at cycle $N$, equals to $V_{DAC}(N)+E(N)-E(N-1)$. Therefore, with the help of $C_2$ and $C_3$, a full residue of previous cycle (cycle $N-1$) is fed back to the current cycle (cycle $N$). In another word, 1st order passive noise shaping is realized with such technique.

The proposal uses capacitor $C_1=C_2=C_3$. With the help of noise shaping, the resolution can be improved by 2-b when over sampling ratio (OSR) is 4 and noise shaping order is 1.

Fig. 1 Conventional noise shaping SAR architecture.

Fig. 2 Proposed FPNS-SAR ADC architecture

Fig. 3 Simulated (a) comparator noise effect and (b) DAC mismatch and settling error effect.

Fig. 4 (a)-(e) explains the detail circuit operation sequence and shows how to realize 1st order noise shaping using charge redistribution. A differential scheme is implemented and a single-ended schematic is shown for simplicity.
The architecture has the potential to achieve higher operation speed. In other words, the FPNS-SAR uses a smaller capacitance to realize a higher resolution ADC. Since capacitors dominate the area in a SAR ADC, the area can be reduced when compared to a traditional SAR ADC architecture, it needs $4 \times C_1$ to implement a 10-b ADC. In other words, the FPNS-SAR uses a smaller capacitance to realize a higher resolution ADC. Since capacitors dominate the area in a SAR ADC, the area can be reduced when compared to the traditional SAR ADC architecture. Moreover, with the smaller capacitance and its higher tolerance to settling error, this architecture has the potential to achieve higher operation speed.

**Experimental Results**

The prototype FPNS-SAR ADC is designed with 8-b C-DAC and an OSR of 4. It is fabricated in a 65 nm CMOS technology with a core area of 0.012 mm$^2$. With 50 MS/s and 0.8 V supply, Fig. 5 shows the measured spectrum with 1st order noise shaping, giving an SNDR of 58 dB. The die photograph is shown in Fig. 6.

The performance comparison with state-of-the-art results are shown in Table I.

**Conclusion**

The proposed fully passive technique can realize 1st order noise shaping. This technique suppresses quantization noise, comparator noise, DAC mismatch and settling error. This passive implementation enhances power efficiency. Moreover, since it maintains the basic operation of a traditional SAR ADC, it inherits the merits of a SAR ADC which is robust to low voltage operation and technology scaling.

**Acknowledgements**

This work was partially supported by HUAWEI, Berkeley Design Automation for the use of the Analog Fast SPICE (AFS) Platform, and VDEC in collaboration with Cadence Design Systems, Inc.

**References**


**Table I Performance comparison**

<table>
<thead>
<tr>
<th>Architecture</th>
<th>JSSC’10</th>
<th>JSSCC’11</th>
<th>JSSC’12</th>
<th>JSSC’12</th>
<th>This work</th>
</tr>
</thead>
<tbody>
<tr>
<td>OTA</td>
<td>No</td>
<td>No</td>
<td>OTA</td>
<td>OTA</td>
<td>No</td>
</tr>
<tr>
<td>Noise Shaping</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Technology (f/r)</td>
<td>65</td>
<td>65</td>
<td>130</td>
<td>65</td>
<td>65</td>
</tr>
<tr>
<td>Resolution (bit)</td>
<td>10</td>
<td>10</td>
<td>10</td>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td>Bandwidth (MHz)</td>
<td>0.5</td>
<td>0.01</td>
<td>15.6</td>
<td>11</td>
<td>0.25</td>
</tr>
<tr>
<td>Core Area (mm$^2$)</td>
<td>0.0259</td>
<td>0.253</td>
<td>0.27</td>
<td>0.0323</td>
<td>0.0123</td>
</tr>
<tr>
<td>Power (mW)</td>
<td>1.9</td>
<td>0.206</td>
<td>4000</td>
<td>806</td>
<td>1207</td>
</tr>
<tr>
<td>ENOB (bit)</td>
<td>875</td>
<td>884</td>
<td>9.6</td>
<td>10</td>
<td>6.35</td>
</tr>
<tr>
<td>FoM$^2$ (fJ/conv)</td>
<td>4.42</td>
<td>22.4</td>
<td>160</td>
<td>35.8</td>
<td>148</td>
</tr>
</tbody>
</table>