A Dual-Step-Mixing ILFD using a Direct Injection Technique for High-Order Division Ratios in 60GHz Applications

Teerachot SIRIBURANON, Wei DENG, Ahmed MUSA, Kenichi OKADA, and Akira MATSUZAWA

Department of Physical Electronics, Tokyo Institute of Technology
2-12-1-S3-27 Ookayama, Meguro-ku, Tokyo, 152-8552 Japan
E-mail: tee@ssc.pe.titech.ac.jp

Abstract A wide-locking-range and low-power injection-locked-frequency-divider (ILFD) using direct injection in dual-step mixing is proposed to widen locking range (LR) of divide by 4 and 6 operations. Two main advantages over the previously-reported progressive mixing ILFD are less headroom required and less sensitivity over large injection amplitude. This work achieves the widest LR reported of 4.3GHz for divide-by-6 and 5.7GHz for divide-by-4 operation while consuming 3.1mW without frequency tuning. The divide-by-4 and divide-by-6 operation of this ILFD can cover the required frequency range for 60GHz wireless standards.

Keyword wide-locking-range, low-power, Dual-Step Mixing, Direct Injection, ILFD

1. INTRODUCTION

Due to its smaller size, a ring-based ILFD is more preferable comparing to an LC-based counterpart. However, a technique to increase locking range of a high-divide-ratio ring-based ILFDs is necessary to avoid more power dissipated at higher oscillation speed in mm-wave applications. As shown in Fig.1 (a), and (b), a single-staged divide-by-4 or a divide-by-6 ILFD can directly down-convert mm-wave signals to low enough frequency where low-power digital dividers can operate. Combining a high-divide-ratio inductor-less ILFD in a 60GHz PLL based on push-push [1] or sub-harmonic injection [2] technique, this will significantly help reduce its total power consumption and area.

2. PROPOSED DUAL-STEP-MIXING ILFD

Conventional ILFD based on direct mixing suffers from narrow locking range which is not robust over PVT variations for higher division ratios, i.e., 4 or 6. This is because for a division ratio of 6, the injected signal mixes with a weak fifth harmonic at the output nodes resulting in a narrow locking range.

By first utilizing stronger harmonics to mix with the injected signals in a progressive mixing operation, locking range of higher division ratios can be enhanced [3]. An additional cascaded tail transistor is required in order to allow progressive mixing operation as shown in Fig.2. Due to the PMOS loads, an intrinsic free-running frequency of an oscillator is varied by large injection amplitudes applied at the gate of cascaded tail transistors resulting in asymmetrical locking range in Fig.2.

In this work, a dual-step mixing which is suitable for mm-wave applications is utilized. Fig.3 shows the proposed ILFD which is composed of 4 resistor-loaded delay cells. Free running frequency of this ILFD can be tuned through current tuning which reduces the effect from large injection amplitude. An NMOS switch is placed across the common-nodes of the first and third delay cells acting as a primary mixer which inject the signal to the even-harmonic oscillator. This results in less voltage headroom required. For a divide-by-6 operation, the injected signal is first mixed with a strong fourth harmonic that is naturally exists in a common-node of delay cell resulting into a frequency near second harmonic. Then, it further mixes with the fundamental signal through a built-in single-balanced mixer into a frequency near fundamental which pull the free-running frequency of an ILFD and lock to the injected signal. For a divide-by-4 operation, injected signal first mixes with second harmonic at the primary mixer.

3. MEASUREMENT RESULTS

The proposed ILFD is fabricated in a 65nm CMOS process shown in Fig.4. It achieves the widest locking range of 4.5GHz (13%) and 6.6GHz (28%) for divide-by-6 and divide-by-4 operations while consuming 3.6 and 4.2mW, respectively. Both operations cover the required frequency range for 60GHz wireless standards as shown in Fig.5.

4. CONCLUSION

The proposed ILFD achieves the widest locking range reported for a divide-by-6 operation and competitively wide locking range for divide-by-4 operation. It is suitable to be integrated in push-push or sub-harmonic injection locked 60GHz PLL.

ACKNOWLEDGEMENT

This work was partially supported by MIC, SCOPE, MEXT, STARC, Canon Foundation, and VDEC in collaboration with Cadence Design Systems, Inc., and Agilent Technologies Japan, Ltd.
Table I: Performance Comparison with Divide-by-6 and Divide-by-3 ILFDs

<table>
<thead>
<tr>
<th>Features</th>
<th>Div. Ratio</th>
<th>Locking Range* (%)</th>
<th>Locking Range (GHz)</th>
<th>Power (mW)</th>
<th>FoM (%/mW)</th>
<th>Area (mm²)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.4mW</td>
<td>3</td>
<td>21.1-24.9</td>
<td>13.7</td>
<td>8.3</td>
<td>1.7</td>
<td>0.140</td>
</tr>
<tr>
<td>4.2mW</td>
<td>6</td>
<td>141.0-144.3</td>
<td>2.7</td>
<td>14.0</td>
<td>0.2</td>
<td>1.150</td>
</tr>
<tr>
<td>3.6mW</td>
<td>6</td>
<td>10.0-11.3</td>
<td>11.0</td>
<td>6.8</td>
<td>1.6</td>
<td>0.007</td>
</tr>
<tr>
<td>Dual-Step Direct Injection</td>
<td>6</td>
<td>28.5-32.8</td>
<td>13.4</td>
<td>3.6</td>
<td>3.7</td>
<td>0.002</td>
</tr>
</tbody>
</table>

*a without tuning mechanisms, FoM = (% Lock Range)/(mW Power)

Reference