### All Digital Phase-Locked Loops, its Advantages and Performance Limitations

Win Chaivipas, Philips Oh, and Akira Matsuzawa

Matsuzawa Laboratory, Department of Physical Electronics, Tokyo Institute of Technology



## Tokyo Institute of Technology











Our main research is in Mixed-Signal Analog and RF IC design and low-Power. Two main themes concern data converters, and RF components. A project concerning low analog circuit for biomedical application is also in progress.

Lab is new, only 2 ½ years old As of this year Matsuzawa Lab's International student to Japanese student's ratio will be 1:1









### Phase-Locked Loops (PLL) and Frequency Synthesizers

#### A Generic Transceiver





Behzad Razavi, "RF Microelectronics", Prentice Hall 1998

# The Charge-Pumped based PLL VS All-Digital PLL

![](_page_4_Figure_1.jpeg)

## All-Digital PLL Mathematical Model

![](_page_5_Figure_1.jpeg)

Continuous time approximation S-Domain model of the ADPLL

![](_page_5_Figure_3.jpeg)

![](_page_5_Picture_4.jpeg)

- A. Kajiwara and M. Nakagawa, "A New PLL Frequency Synthesizer with High Switching Speed," IEEE Trans. Vehicular Technology, Vol. 41, pp. 407-413, Nov. 1992 1. 2.
  - R. B. Staszewski and P. T. Balsar, "Phase-Domain All-Digital Phase-Locked Loop," IEEE Trans. Circuits and Systems II, Vol. 52, pp. 159-163, Mar. 2005.

## Advantages of the All Digital PLL

- Access to intermediate signals in a digital form are significant
- Dynamic loop bandwidth adjustment can be made on the fly
- Direct frequency modulation is possible as has been shown
- Dynamic tracking of system performance is possible

![](_page_6_Picture_5.jpeg)

#### Speeding up the PLL's Settling speed Via Feed-Forward

Speeding up the ADPLL's settling speed:

![](_page_7_Figure_2.jpeg)

Benyong Zhung und Phillip Allen, FEED-FORWARD COMPENSATED HIGH SWITCHING SPEED DIGITAL PHASE-LOCKED LOOP FREQUENCY SYNTHESIZER, 1999

#### Direct Frequency Reference Feed-Forwarding

![](_page_8_Figure_1.jpeg)

#### Perfect and Imperfect Reference Frequency Step Compensation

The output of the ADPLL without the feed-forward path can be shown to be related to the input by the following equation

$$\Delta f_{v} = \frac{(N \cdot F(z) \cdot K'_{DCO})}{f_{R} \cdot (z-1) + F(z) \cdot K'_{DCO}} \cdot \frac{\Delta f_{R}}{f_{R}} + \frac{f_{free} \cdot (z-1) \cdot f_{R}}{f_{R} \cdot (z-1) + F(z) \cdot K'_{DCO}}$$

With the Feed-Forward Path and setting the DCO scaling factor to the reference frequency fR and complete compensation by exact prediction of DCO gain and offset

$$\Delta f_{\nu} = N \cdot f_R \cdot \frac{\Delta f_R}{f_R}$$

In reality however, this is not possible due to the finite precision of the digital circuitry, and error in gain prediction. With prediction and precision error, the system's response then becomes

$$\Delta f_{v} = \frac{\Delta f_{R}}{f_{R}} \cdot N \cdot f_{R} + \frac{\Delta f_{R}}{f_{R}} \cdot N \cdot f_{R} \frac{e_{k} \cdot (z-1) \cdot f_{R}}{(z-1) \cdot f_{R} + F(z) \cdot K'_{DCO}} - \frac{(e_{k} + e_{f} + e_{f} \cdot e_{k}) \cdot (z-1) \cdot f_{R}}{(z-1) \cdot f_{R} + F(z) \cdot K'_{DCO}} f_{free}$$

$$\Delta f_{v} \text{ Output Expected Frequency}$$

$$K'_{DCO} = \frac{K_{DCO}}{K_{DCO}} \frac{V_{DCO}}{V_{DCO}} Output Expected Frequency}$$

$$K_{DCO} = \frac{K_{DCO}}{K_{DCO}} Output Expected Frequency$$

$$M = \frac{F(z)}{f_{R}} + \frac{F(z)}{F_{R}} + F(z) \cdot K'_{DCO} + \frac{F(z)}{F_{R}} + \frac{F(z)}{F_{R}}$$

Win Chaivipas, Philipus Oh, and Akira Matsuzawa "Feed-Forward Compensation Technique for All Digital Phase Locked Loop Based Synthesizers" Proc. ISCAS 06

![](_page_9_Picture_8.jpeg)

## Simulation Results 1

ADPLL with no Feed-Forward

5.235 — 10<sup>5</sup> ADPLL frequency step response with no feed-forward ADPLL frequency step response with feed-forward x 10 5.24 5.23 damping factor = 0.725 5.235 5.225 5.23 5.22 5.225 (H2 긜 5.22 S215 Lednev ency damping factor = 0.3255.215 5.21 5.21 5.205 5.205 5.2 5.2 5.195 5.195 Time (s) × 10<sup>-0</sup> Time (s) × 10<sup>-3</sup>

System Results in Significantly Faster Settling
Overshoot becomes less dependent on damping factor and is almost eliminated for good DCO gain prediction

![](_page_10_Picture_3.jpeg)

ADPLL with Feed-Forward

## Simulation Results 2

![](_page_11_Figure_1.jpeg)

All Digital Phase-Locked Loop Settling time improvement VS DCO gain estimation error

![](_page_11_Figure_3.jpeg)

All Digital Phase-Locked Loop Settling time and improvement factor VS damping factor at 1% DCO gain prediction error

![](_page_11_Picture_5.jpeg)

### Advantages and Challenges of Feed-Forward Compensation

#### Advantages

- □ Feed-Forward Compensation does not affect the System's stability as it does not modify the loop's bandwidth or change loop parameters.
- □ Offset introduced into the system will be compensated for, even if the prediction is bad it does not affect system stability, it only affects settling time
- □ Feed-Forward can eliminate the system's overshoot's dependence on damping factor for a reasonable DCO gain estimation
- □ Feed-Forward compensation's settling improvement factor increases with damping factor as the damping factor approaches and exceeds 1 as this is the range for which PLLs are designed for stability

#### Challenges

- □ The actual possible improvement factor is still unknown until a real prototype is designed
- Possibility to extend the feed-forward function from static to dynamic for increased settling improvement is possible, with the possible trade-off of the need for careful design as the stability may be compromised

![](_page_12_Picture_9.jpeg)

# Limitations and Challenges remaining in ADPLL

- System is still fairly complex to design needing many signal processing blocks when compared to conventional PLL
- □ Major challenges remain in the Phase Detector and DCO
- TDC's resolution cannot be increased enough to support higher frequencies without migrating to more advanced processes
- □ TDC's accuracy is limited greatly by the process variation, which can degrade the system's phase noise
- DCO's design remain a major challenge with respect to achievable phase noise and tuning range

![](_page_13_Picture_6.jpeg)

# An example of a remaining challenge, TDC accuracy

In order to accurately know the phase of the feed back signal (DCO) running at GHz frequencies, it is necessary to know to measure the time accurately to within 10s of ps. This simulation shows the process variation of D-flip-flops used in the TDC for a 0.18um CMOS process. Process corners varying by 3 sigmas show the flip-flop's setup-hold time variation of nearly 20ps. This problem becomes greater for higher frequency PLLs.

![](_page_14_Figure_2.jpeg)

![](_page_14_Picture_3.jpeg)

R. B. Staszewski and P. T. Balsar, "Phase-Domain All-Digital Phase-Locked Loop," IEEE Trans. Circuits and Systems II, Vol. 52, pp. 159-163, Mar. 2005.

#### Thank you for listening

![](_page_15_Picture_1.jpeg)